## Flexible read-write delay memory with the ability of getting initialized or dumped from/into a file

In this guidance document we describe an RTL model for a memory that not only has the abilities of an ordinary sequential memory---storing and reading data---, but also supports adding flexible delay in read and write operations while give a chance to users to initialize the content of the memory from an ascii file or save its content whenever during a simulation.

- You can find the VHDL code of the memory in the "Main\_Memory.vhd" file
- Also, you can find its test-bench in the "tb\_Main\_Memory.vhd"

#### **Overview**

The designed memory gives users some flexibilities that make it compatible with different applications. A user can define the size of the memory in two dimensions, height, which represents the number of existing words in the memory, and the width that determines the size of the memory-words in bits.

This memory is a synchronous one and needs a clk signal to work synchronously with other parts of the circuit. It is designed as a single port ram, can operates only a single command---read or write---at each clk edge and has only one port for data which decide to read from or write to due to its controlling signals.

This memory has the ability to insert some delays in front of reading or writing procedures to simulate the real existing delays in some kind of memories. Consequently, it generates some controlling signals to tell the user that his requested data is ready on the data-line or it has been sampled and written in the memory safely.

Another important ability of this memory is its content loading /saving. To be more specific, users can load the content of the memory or save it into a file by triggering corresponding signals and this could happen whenever during the simulation. This feature helps designers to analyze their memory continent outside the simulator and with other tools.

# Definition of Memory signals and variables and their corresponding functionalities

You can find the memory block in a module, with the name of, **Main\_Memory**. This module has some initialization variables that are represented in its generic section, refer to Table 1.

Moreover the memory block has some signals that provide proper needed interactions between memory and outside world. Their names and definitions are brought in Table 2.

Note that for the acceptable values of the signals and generics user has to take care and there would be nothing in the simulation that prevents you from assigning wrong values to this block's signals.

Table 1

Generic-variables of the Main\_Memory block and their description, functionality and range of acceptable values

|                               |                              | 1                              |                         |
|-------------------------------|------------------------------|--------------------------------|-------------------------|
| Variable name                 | Description                  | Functionality                  | Acceptable Values       |
| File_Address_Read             | Address of initializing file | Initializing memory values     | Any valid address       |
|                               |                              | from this file address         | and name of file in     |
|                               |                              |                                | the system              |
| File_Address_Write            | Address of a file for saving | content of the memory will     | Any valid address       |
|                               | memory content               | be saved in this pointing file | and name of file in     |
|                               |                              |                                | the system              |
| Mem_Size_in_Word              | Size of memory in word       | Determines the height of       | [1, 2 <sup>32</sup> -1] |
|                               |                              | the memory                     |                         |
| Num_Bits_in_Byte <sup>1</sup> | Determines the number of     | Determines the width of        | [1, 2 <sup>32</sup> -1] |
|                               | bits in each byte-block of   | memory elements                |                         |
|                               | memory                       |                                |                         |
| Num_Bytes_in_Word             | Determines number of         | Determines the width of        | [1, 2 <sup>32</sup> -1] |
|                               | bytes in each word-block of  | memory in terms of byte        |                         |
|                               | memory                       |                                |                         |
| Read_Delay                    | Defines number of inserted   | Number of delays, in clk, in   | [0, 2 <sup>32</sup> -1] |
|                               | delays for read operation    | front of read operation        |                         |
| Write_Delay                   | Defines number of inserted   | Number of delays, in clk, in   | [0, 2 <sup>32</sup> -1] |
|                               | delays for write operation   | front of write operation       |                         |

Table 2

Defined signals of the Main\_Memory block and their description, functionality and range of acceptable values

| Signal Name | Description                       | Functionality                                            | Acceptable Values                      |
|-------------|-----------------------------------|----------------------------------------------------------|----------------------------------------|
| clk         | Clock, The synchronization signal | Synchronize memory with other modules.                   | This should be periodic signal [2 ps,] |
| Address     | Memory address                    | Defines the address of the memory that is being accessed | [0, 2 <sup>Mem_Size</sup> -1]          |

<sup>&</sup>lt;sup>1</sup> Leave it to its initial value

| Word_Byte         | Word or Byte      | Tell the memory that we are interacting | 1= word size                          |
|-------------------|-------------------|-----------------------------------------|---------------------------------------|
|                   |                   | with it in word or byte size            | interaction <sup>2</sup>              |
|                   |                   |                                         | 0= byte size interaction <sup>3</sup> |
| we                | Write Enable      | Informs the memory that a write         | Logical 0 or 1                        |
|                   |                   | operation is performing                 | 0 = deactivated                       |
|                   |                   |                                         | 1 = activated                         |
| wr_done           | Write done        | Writing the data to the memory has      | Logical 0 or 1                        |
|                   |                   | been finished and now that data is      | 0 = not done                          |
|                   |                   | accessible by a probable read operation | 1 = done                              |
| re                | Read Enable       | Informs the memory that a read          | Logical 0 or 1                        |
|                   |                   | operation is performing                 | 0 = deactivated                       |
|                   |                   |                                         | 1 = activated                         |
| rd_ready          | Read data ready   | Reading the data from the memory has    | Logical 0 or 1                        |
|                   |                   | been finished and now that data is      | 0 = not ready                         |
|                   |                   | ready at the data output                | 1 = ready                             |
| data <sup>4</sup> | Data port         | The data gets ready on, or reads from   | [0, 2 Num_Bits_in_Word-1]             |
|                   |                   | this port, respect to the kind of       |                                       |
|                   |                   | operation (read or write)               |                                       |
| initialize        | Initialization of | Reads binary data from                  | Logical 0 or 1                        |
|                   | the memory        | "File_Address_Read" and puts them       | 1, 0 , or 1 <del>→</del> 0 : do       |
|                   | ·                 | into the memory, in a sequential order  | nothing!                              |
|                   |                   | , , ,                                   | Only if 0→1: initialize               |
| dump              | Dumping the       | Writes content of memory, in binary     | Logical 0 or 1                        |
|                   | memory            | format, into "File_Address_Write", in a | 1, 0, or 1 <del>→</del> 0 : do        |
|                   |                   | sequential order                        | nothing!                              |
|                   |                   |                                         | Only if 0→1: dumping                  |

Note: address in this memory points to the byte numbers in the memory. In other words, when you want to have access to two consecutive words in the memory you have to add the address by 4, <u>not by 1</u>, since next word is 4 bytes far from the current word. For example, when <u>word\_byte='1'</u>, we intend to have word access, address=0 points to the first word in the memory while address=12 points to the 4th word.

Note: If you use address values other than multiple of 4, the memory module interpreter your address to a number which is nearest multiple of 4 to your presented address while it must be less than or equal to your presented address.

In the case of byte access to memory module, whenever you ask for a byte, memory module will provide that byte for you, respect to the observed address, on its bus and it will put that byte's value on the least signification byte of data-bus. For example, you read from memory in address=3, while the memory content in the first word (word0) is: 0X"FFAABBCC", then you have to expect to see AA (third byte of the first word) on the least signification byte of data bus: 0X"ZZZZZZAA", which in this example "Z" represent high impedance value.

This behavior is exactly the same when you want to write to the memory in byte order. For example, you want to write 0X"3D" to Byte# 151 and word\_byte='0', in this case, you have to put address =151 and put "3D" value on the least significant byte of data-bus(0X"ZZZZZZ3D"). Then you have to expect to see that Byte value ("3D") in the memory content if you follow the write signalling process, presented in the memory documentation

<sup>&</sup>lt;sup>2</sup> When it is set to '1', it means that you need to have access to the words so by changing the address you can have access to different words in the memory.

When word\_byte='0', in this case, you intend to work with the bytes in the memory and you asked byte access. So, you have to be more careful about your address while each address is pointing to a specific byte in the memory not a word. For example, if you have defined a 256 word size memory (Mem\_Size\_in\_Word =>256) you have a 4\*256=1024B memory, which starts from address=0 and ends to the address=1023.

<sup>&</sup>lt;sup>4</sup> Be aware, this is an INOUT port so whenever you do not use it assign it to 'Z' (like the code for the test-bench).

## Simulation of the memory

In this section some examples for working with the Main\_Memory module are being presented and meanwhile the needed signaling for interacting with this memory is being explained.

You can find corresponding coding and signaling examples of the corresponding below subsections in the "tb\_Main\_Memory.vhd" file.

## 1. Initializing the memory from a file

For this procedure there is only a need for triggering the "initialize" signal.

As it is shown in the Figure 1, when the "initialize" is getting triggered ( $0 \rightarrow 1$  edge) the memory content is being initialized by the values from the "File\_Address\_Read" file, which in this case there are only 6 values and rest of the file is empty which leads to memory not having determined values, "U" (undefined), for the rest of the words.



Figure 1
Initializing process and its corresponding signaling

## 2. Reading from a specific address of the memory

In this procedure, first you have to define the address and activate the "re" signal not forget to determin the type of interaction that you need to have with the memory (word or byte) set Word\_Byte signal to appropriate value, then, in the next clks (due to defined # of read delays), the "data" signal sets to the corresponding memory's content and "rd\_ready" signal asserts to '1' while lasts high for one clk cycle for each memory block read. So, you need to sample and save the data value when the "rd\_ready" is high.

#### 1) Reading a single entry from memory

memory we lose one clock cycle.

a) Zero delay for memory read interaction
In this case, we have to provide proper address and activate the "re" signal, as depicted in the Figure 2, then we have to wait for the "rd\_ready" signal to get asserted and indicates that our requested data is available on the bus. After that "rd\_ready" is asserted, we can change the address and deactivate the "re". For the next read operation, we have to enable "re" signal again and expect to see the data in the consecutive clock cycle. You can see some consecutive single read operations in the Figure 2(word read) and Figure 3 (byte read) while "Read\_Delay" is set to zero. This means that in the best case (fastest mode), it takes one clock cycle for memory to provide the requested data and by this method of reading from

b) More than zero delay for memory read interaction
In this case, there is nothing more than previous case that you have to consider for requesting a data from memory. You have to put your address on the bus and keep the "re" signal activated till you see "rd\_ready". When you see "rd\_data" asserted, it is time to latch your data and deactivate the "re" signal. You can put the new address after seeing "rd\_ready" signal and wait for the consecutive activation of "rd\_data", still keep in mind whenever you put new address you have to activate "re" signal and keep it activated till you see the "rd\_ready". This procedure is show in Figure 4 for a byte read from address=4 and read delay=3 clock cycles<sup>5</sup>.



Figure 2



Figure 3

Reading from memory (single byte) read when generic variable of "Read\_Delay" is set to zero



Figure 4

Reading from memory (single byte) read when generic variable of "Read\_Delay" is set to three

1) Reading entries from memory in burst mode

#### a) Zero delay for memory read interaction

As it is depicted in Figure 5, first the "re" signal is activated while "we" is disabled, at the same time, an address is put on the address line ("address" signal). Consequently, data of the corresponding address is being appeared in the next rising edge of the clk and the "rd\_ready" gets activated, showing that the data is ready to get sampled. Moreover, if we keep the "re" signal activated and change the address; we will see corresponding data values on the "data" signal every clock cycle, as shown in the Figure 5.

In this case, we look at the "rd\_ready" and change the address every clock cycle, since it is always activate. In this case, only for the first read we would lose a clock cycle (we face two consequative reads from the same memory entry), however, for the next reads it happens in one clock cycle and we can latch the address in each rising edge.



Figure 5

Reading from the memory procedure (burst mode) and its corresponding signaling, when generic variable of "Read\_Delay" is set to zero and "Word\_Byte=1"

b) More than zero delay for memory read interaction In this case, we have to activate "re" and change the address whenever we see "rd\_ready" is asserted. Its timing diagram is depicted in Figure 6.



Figure 6

Reading from the memory procedure (burst mode) and its corresponding signaling, when generic variable of "Read\_Delay" is set to three

## 3. Writing to a specific address of the memory

In this procedure first you have to define the address and activate the "we" signal simultaniously, then, in the next clks (respect to the # of write delays), the "data" signal vale will be written on the corresponding memory's content and "wr done" signal asserts to '1' and lasts high for one clk cycle.

As it is depicted in Figure 7, first the "we" signal is activated while "re" is disabled, at the same time, an address is put on the address line (3). Consequently, the value of the data signal is written on the corresponding address in the consecutive clk and the "wr\_done" activates, showing that the data has been written to the memory. Moreover, if we keep the "we" signal activated and change the address signal; we will see that corresponding data values on the "data" signal will be written on into the memory, sequentially.



Figure 7

Writing to a specific memory address with zero delay for write operation and in word size

## 4. Dumping memory into a file

This procedure is something like initializing and there is only needed to trigger dump signal  $(0 \rightarrow 1)$ . Then the memory content will be written to a file, which is indicted in "File\_Address\_Write".

If you have any question, ask me

**SHM**